#### **CSE539: Advanced Computer Architecture**

# Chapter 6 Pipelining and Superscalar Techniques

Book: "Advanced Computer Architecture – Parallelism, Scalability, Programmability", Hwang & Jotwani

#### **Sumit Mittu**

Assistant Professor, CSE/IT Lovely Professional University <a href="mailto:sumit.12735@lpu.co.in">sumit.12735@lpu.co.in</a>

### In this chapter...

- Linear Pipeline Processors
- Non-linear Pipeline Processors
- Instruction Pipeline Design
- Arithmetic Pipeline Design
- Superscalar Pipeline Design

#### LINEAR PIPELINE PROCESSORS

- Linear Pipeline Processor
  - (Definition)
- Models of Linear Pipeline
  - Synchronous Model
  - Asynchronous Model
  - (Corresponding reservation tables)
- Clocking and Timing Control
  - Clock Cycle
  - Pipeline Frequency
  - Clock skewing
  - Flow-through delay
  - Speedup, Efficiency and Throughput
- Optimal number of Stages and Performance-Cost Ratio (PCR)



Fig. 6.1 Two models of linear pipeline units and the corresponding reservation table



(a) Speedup factor as a function of the number of operations (Eq. 6.5)



(b) Optimal number of pipeline stages (Eqs. 6.6 and 6.7)

Fig. 6.2 Speedup factors and the optimal number of pipeline stages for a linear pipeline unit

#### NON-LINEAR PIPELINE PROCESSORS

#### Dynamic Pipeline

- Static v/s Dynamic Pipeline
- Streamline connection, feed-forward connection and feedback connection

#### Reservation and Latency Analysis

- Reservation tables
- Evaluation time

#### Latency Analysis

- Latency
- Collision
- Forbidden latencies
- Latency Sequence, Latency Cycle and Average Latency

### NON-LINEAR PIPELINE PROCESSORS



Fig. 6.3 A dynamic pipeline with feed forward and feedback connections for two different functions

#### NON-LINEAR PIPELINE PROCESSORS



(a) Collision with scheduling latency 2



(b) Collision with scheduling latency 5

Fig. 6.4 Collisions with forbidden latencies 2 and 5 in using the pipeline in Fig. 6.3 to evaluate the function X



Cycle repeats



(c) Latency cycle (6) = 6, 6, 6, 6, ..., with an average latency of 6

 $X_2$ 

 $X_2$ 

 $X_2$ 

 $x_3$ 

X31

 $X_3$ 

 $X_3$ 

 $S_3$ 

 $X_1$ 

 $X_1$ 

 $X_1$ 

Fig. 6.5 Three valid latency cycles for the evaluation of function X

- Instruction Execution Phases
  - E.g. Fetch, Decode, Issue, Execute, Write-back
  - In-order Instruction issuing and Reordered Instruction issuing
    - E.g. X = Y + Z, A = B x C
- Mechanisms/Design Issues for Instruction Pipelining
  - Pre-fetch Buffers
  - Multiple Functional Units
  - Internal Data Forwarding
  - Hazard Avoidance
- Dynamic Scheduling
- Branch Handling Techniques



**Fig. 6.9** Pipelined execution of X = Y + Z and  $A = B \times C$  (Courtesy of James Smith; reprinted with permission from *IEEE Computer*, July 1989)



- Fetch: fetches instructions from memory; ideally one per cycle
- **Decode**: reveals instruction operations to be performed and identifies the resources needed
- **Issue**: reserves the resources and reads the operands from registers
- **Execute**: actual processing of operations as indicated by instruction
- Write Back: writing results into the registers



(b) In-order instruction issuing



(c) Reordered instruction issuing

#### Pre-fetch Buffers



Fig. 6.11 The use of sequential and target buffers

#### Multiple Functional Units

- Reservation Station and Tags
- Slow-station as Bottleneck stage
  - Subdivision of Pipeline Bottleneck stage
  - Replication of Pipeline Bottleneck stage
  - (Example to be discussed)



g. 6.12 A pipelined processor with multiple functional units and distributed reservation stations supported by tagging (Courtesy of G. Sohi; reprinted with permission from IEEE Transactions on Computers, March 1990)



Fig. 6.12 A pipelined processor with multiple functional units and distributed reservation stations supported by tagging (Courtesy of G. Sohi; reprinted with permission from *IEEE Transactions on Computers*, March 1990)

- Internal Forwarding and Register Tagging
  - o Internal Forwarding:
    - A "short-circuit" technique to replace unnecessary memory accesses by register-register transfers in a sequence of fetch-arithmetic-store operations
  - Register Tagging:
    - Use of tagged registers, buffers and reservation stations, for exploiting concurrent activities among multiple arithmetic units
  - Store-Fetch Forwarding
    - $(M \leftarrow R1, R2 \leftarrow M)$  replaced by  $(M \leftarrow R1, R2 \leftarrow R1)$
  - Fetch-Fetch Forwarding
    - $(R1 \leftarrow M, R2 \leftarrow M)$  replaced by  $(R1 \leftarrow M, R2 \leftarrow R1)$
  - Store-Store Overwriting
    - $(M \leftarrow R1, M \leftarrow R2)$  replaced by  $(M \leftarrow R2)$

Internal Forwarding and Register Tagging



Fig. 6.13 Internal data forwarding by replacing memory-access operations with register transfer operations

Internal Forwarding and Register Tagging





 $I'_1: R3 \leftarrow (R1) * (R2)$  $I'_2: R4 \leftarrow (R1) * (R2)$ 

 $I_3' : R5 \leftarrow (R4) + (R5)$ 

I'<sub>1</sub> and I'<sub>2</sub> can be executed simultaneously with internal data forwarding.

(b) With internal data forwarding

Fig. 6.14 Internal data forwarding for implementing the dot-product operation

#### Hazard Detection and Avoidance

- Domain or Input Set of an instruction
- Range or Output Set of an instruction
- Data Hazards: RAW, WAR and WAW
- Resolution using Register Renaming approach



Fig. 6.15 Possible hazards between read and write operations in an instruction pipeline (instruction I is ahead of instruction J in program order)

Sumit Mittu, Assistant Professor, CSE/IT, Lovely Professional University

### INSTRUCTION PIPELINE DESIGN Dynamic Instruction Scheduling

- Idea of Static Scheduling
  - Compiler based scheduling strategy to resolve Interlocking among instructions
- Dynamic Scheduling
  - Tomasulo's Algorithm (Register-Tagging Scheme)
    - Hardware based dependence-resolution
  - Scoreboarding Technique
    - Scoreboard: the centralized control unit
    - A kind of data-driven mechanism

# INSTRUCTION PIPELINE DESIGN Dynamic Instruction Scheduling



Fig. 6.16 Dynamic instruction scheduling using Tomasulo's algorithm on the processor in Fig. 6.12 (Courtesy of James Smith; reprinted with permission from *IEEE Computer*, July 1989)

# INSTRUCTION PIPELINE DESIGN Dynamic Instruction Scheduling



(b) The improved schedule from Fig. 6.9b

Fig. 6.17 Hardware scoreboarding for dynamic instruction scheduling (Courtesy of James Smith; reprinted with permission from *IEEE Computer*, July 1989)

Sumit Mittu, Assistant Professor, CSE/IT, Lovely Professional University

# INSTRUCTION PIPELINE DESIGN Branch Handling Techniques

- Branch Taken, Branch Target, Delay Slot
- Effect of Branching
  - o Parameters:
    - **k**: No. of stages in the pipeline
    - **n**: Total no. of instructions or tasks
    - **p**: Percentage of Brach instructions over **n**
    - **q**: Percentage of successful branch instructions (branch taken) over **p**.
    - b: Delay Slot
    - $\tau$ : Pipeline Cycle Time
  - O Branch Penalty = q of (p of  $n) * <math>b\tau = pqnb\tau$
  - Effective Execution Time:
    - $T_{eff} = [k + (n-1)] \tau + pqnb\tau = [k + (n-1) + pqnb]\tau$

# INSTRUCTION PIPELINE DESIGN Branch Handling Techniques

#### Effect of Branching

- Effective Throughput:
  - $H_{eff} = n/T_{eff}$
  - $H_{eff} = n / \{ [k + (n-1) + pqnb] \tau \} = nf / [k + (n-1) + pqnb]$
  - As  $n \rightarrow Infinity$  and b = k-1

$$\circ$$
 H\*<sub>eff</sub> = f / [pq(k-1)+1]

- If p=0 and q=0 (no branching occurs)
  - $\circ$  H\*\* eff = f = 1/ $\tau$
- Performance Degradation Factor
  - $D = 1 H_{eff}^* / f = pq(k-1) / [pq(k-1)+1]$



 $I_{b+2} I_{b+1} I_{b}$ 

Captions:

 $I_b$  = Branch taken  $I_t$  = Branch target



A delay slot of length k-1

**Fig. 6.18** The decision of a branch taken at the last stage of an instruction pipeline causes  $b \le k-1$  previously loaded instructions to be drained from the pipeline

(b) An instruction stream containing a branch taken

# INSTRUCTION PIPELINE DESIGN Branch Handling Techniques

#### Branch Prediction

- Static Branch Prediction: based on branch code types
- Dynamic Branch prediction: based on recent branch history
  - **Strategy 1:** Predict the branch direction based on information found at decode stage.
  - Strategy 2: Use a cache to store target addresses at effective address calculation stage.
  - Strategy 3: Use a cache to store target instructions at fetch stage
- Brach Target Buffer Organization

#### Delayed Branches

- A delayed branch of d cycles allows at most d-1 useful instructions to be executed following the branch taken.
- Execution of these instructions should be independent of branch instruction to achieve a zero branch penalty

# INSTRUCTION PIPELINE DESIGN Branch Handling Techniques



**Fig. 6.19** Branch history buffer and a state transition diagram used in dynamic branch prediction (Courtesy of Lee and Smith, *IEEE Computer*, 1984)





instructions



d

е

d

s

е

d

s

е

s

s

е

condition is resolved at the execute stage

s

(c) A delayed <u>branch for 4 cycles when the</u> branch condition is resolved at the store stage

(Target) I<sub>t</sub>

 $I_3$ 

Fig. 6.20 The concept of delayed branch by moving independent instructions or NOP fillers into the delay slot of a four-stage pipeline

### **ARITHMETIC PIPELINE DESIGN Computer Arithmetic Operations**

- Finite-precision arithmetic
- Overflow and Underflow
- Fixed-Point operations
  - O Notations:
    - Signed-magnitude, one's complement and two-complement notation
  - Operations:
    - Addition: (n bit, n bit) → (n bit) Sum, 1 bit output carry
    - Subtraction: (n bit, n bit) → (n bit) difference
    - *Multiplication*: (n bit, n bit) → (2n bit) product
    - *Division*: (2n bit, n bit) → (n bit) quotient, (n bit) remainder

# **ARITHMETIC PIPELINE DESIGN Computer Arithmetic Operations**

#### Floating-Point Numbers

- $\circ$  **X** = (m, e) representation
  - **m**: mantissa or fraction



- **e**: exponent with an implied base or radix **r**.
- Actual Value X = m \* r e
- Operations on numbers  $X = (m_x, e_x)$  and  $Y = (m_y, e_y)$ 
  - Addition:

$$(m_x * r^{ex-ey} + m_y, e_y)$$

Subtraction:

$$(m_x * r^{ex-ey} - m_y, e_y)$$

Multiplication:

$$(m_x * m_y, e_x + e_y)$$

Division:

$$(m_x / m_y, e_x - e_y)$$

#### Elementary Functions

Transcendental functions like: Trigonometric, Exponential, Logarithmic, etc.

### ARITHMETIC PIPELINE DESIGN Static Arithmetic Pipelines

- Separate units for fixed point operations and floating point operations
- Scalar and Vector Arithmetic Pipelines
- Uni-functional or Static Pipelines
- Arithmetic Pipeline Stages
  - Majorly involve hardware to perform: Add and Shift micro-operations
  - Addition using: Carry Propagation Adder (CPA) and Carry Save Adder (CSA)
  - Shift using: Shift Registers
- Multiplication Pipeline Design
  - E.g. To multiply two 8-bit numbers that yield a 16-bit product using CSA and CPA Wallace Tree.

e.g. 
$$n=4$$

$$A = 1 0 1 1$$

$$+) B = 0 1 1 1$$

$$S = 1 0 0 1 0 = A + B$$

$$C_{out}$$

$$S = 1 0 0 1 0 = A + B$$

$$C_{out}$$

$$S = 1 0 0 1 0 = A + B$$

(a) An n-bit carry-propagate adder (CPA) which allows either carry propagation or applies the carry-lookahead technique



(b) An *n*-bit carry-save adder (CSA), where S<sup>b</sup> is the bitwise sum of X, Y, and Z, and C is a carry vector generated without carry propagation between digits

#### Fig. 6.22 Distinction between a carry-propagate adder (CPA) and a carry-save adder (CSA)



Fig. 6.23 A pipeline unit for fixed-point multiplication of 8-bit integers (The number along each line indicates the line width.)

### ARITHMETIC PIPELINE DESIGN Multifunctional Arithmetic Pipelines

- Multifunctional Pipeline:
  - Static multifunctional pipeline
  - Dynamic multifunctional pipeline
- Case Study: T1/ASC static multifunctional pipeline architecture



Fig. 6.26 The architecture of the TI Advanced Scientific Computer (ASC) (Courtesy of Texas Instruments, Inc.)









Fig. 6.27 The multiplication arithmetic pipeline of the TI Advanced Scientific Computer and the interstage connections of two representative functions (Shaded stages are unutilized)

- Pipeline Design Parameters
  - Pipeline cycle, Base cycle, Instruction issue rate, Instruction issue Latency, Simple Operation Latency
  - ILP to fully utilize the pipeline
- Superscalar Pipeline Structure
- Data and Resource Dependencies
- Pipeline Stalling
- Superscalar Pipeline Scheduling
  - In-order Issue and in-order completion
  - In-order Issue and out-of-order completion
  - Out-of-order Issue and out-of-order completion
- Superscalar Performance

| Parameter                     | Base Scalar Processor | Super Scalar Processor<br>(degree = K) |
|-------------------------------|-----------------------|----------------------------------------|
| Pipeline Cycle                | 1 (base cycle)        | K                                      |
| Instruction Issue Rate        | 1                     | K                                      |
| Instruction Issue Latency     | 1                     | 1                                      |
| Simple Operation Latency      | 1                     | 1                                      |
| ILP to fully utilize pipeline | 1                     | K                                      |
|                               |                       |                                        |



(a) A dual-pipleline, superscalar processor with four functional units in the execution stage and a lookahead window producing out-of-order issues



(b) A sample program and its dependence graph, where I2 and I3 share the adder and I4 and I6 share the multiplier

Fig. 6.28 A two-issue superscalar processor and a sample program for parallel execution





2

d

 $I_3$ 

 $I_4$ 

3

d

(No resource conflicts)

4

 $e_2$ 

5

s

 $e_2$ 

6



8

 $e_1$ 

 $e_1$ 

d

d

9

 $e_2$ 

 $e_2$ 

10

s

11

d

Captions:

d = decode

e1 = execute 1

 $e_2$ 

s

f = fetch

(I1 and I2 conflict in using the same functional

unit, and I4 uses data generated by I2)

(c) Resource conflicts and data dependences cause the stalling of pipeline operations for some cycles

Fig. 6.29 Dependences and resource conflicts may stall one or two pipelines in a two-issue superscalar processor



(a) Data dependence stalls the second pipeline in shaded cycles



(b) Branch instruction I2 causes a delay slot of length 4 in both pipelines



(No resource conflicts)



(I1 and I2 conflict in using the same functional unit, and I4 uses data generated by I2)

(c) Resource conflicts and data dependences cause the stalling of pipeline operations for some cycles



- (b) A sample program and its dependence graph, where I2 and I3 share the adder and I4 and I6 share the multiplier
- Sumit Mittu, Assistant Professor, CSE/IT, Lovely Professional University



2

d<sub>1</sub>

 $d_2$ 

Pipe 1, I3

Pipe 2, I<sub>4</sub>

3

a1

 $m_1$ 

4

 $a_2$ 

 $m_2$ 

5

S1

 $m_3$ 



6

s<sub>2</sub>

6

3

2

 $I_6$ 

Pipe 1

Pipe 2

8

Issue order

 $I_3$ 

9

16



(c) Out-of-order issue and out-of-order completion in seven cycles using an instruction lookahead window in the recoding process

Fig. 6.30 Instruction issue and completion policies for a superscalar processor with and without instruction lookahead support (Timing charts correspond to parallel execution of the program in Fig. 6.28)

- Time required by base scalar machine:
  - $\circ$  T(1,1) = K + N 1
- The ideal execution time required by m-issue superscalar machine:
  - $\circ$  T(m,1) = K + (N m)/m
  - o Where,
    - K is the time required to execute first m instructions through m pipelines of k-stages simultaneously
    - Second term corresponds to time required to execute remaining N-m instructions, m per cycle through m pipelines
- The ideal speedup of superscalar machine
  - $\circ$  S(m,1) = T(1,1)/T(m,1) = m(N + k 1)/[N+ m(k 1)]
- As  $n \rightarrow infinity$ ,  $S(m,1) \rightarrow m$